#### 2010/2011 SEMESTER 2 EXAMINATION

SAS code: EXAM

Diploma in Electrical and Electronic Engineering DEEE 1st Year FT/EO

Diploma in Computer Engineering DCPE 1st Year FT

Diploma in Aerospace Electronics DASE 1st Year FT

Diploma in Clean Energy DCEG 1st Year FT

Diploma in Common Engineering DCEP 1st Year FT

#### DIGITAL ELECTRONICS 2

Time Allowed: 2 hours

#### **Instructions to Candidates**

- 1. The attention of candidates is drawn to the Rules of Conduct of Examination found on the back of the Answer Booklet.
- 2. This paper consists of **THREE** sections:

Section A - 10 Multiple Choice Questions, 2 marks each.

Section B - 6 Short Questions, 10 marks each.

Section C - 1 Long Question of 20 marks.

- 3. Answer <u>ALL</u> questions in the accompanying Answer Booklet, unless otherwise indicated. Start each question in Sections B and C on a new page.
- 4. This Examination Paper consists of 8 pages.
- 5. Your admission number and module class must be entered in the box provided on the cover page of your Answer Booklet.

/10/11 S2 Exam Page 1 of 8

### Multiple choice question answer procedure

Please tick the correct answer in the box provided at the back of the cover page in the answer booklet. No marks will be deducted for incorrect answers.

# **Section A** Multiple Choice Questions (20 Marks)

- 1. If the BCD representation of a Decimal number is 0011 1001 0111 0000<sub>2</sub>, what is the equivalent decimal number?
  - (a)  $3870_{10}$
- (b)  $2860_{10}$
- (c)  $2970_{10}$
- (d)  $3970_{10}$
- 2. To operate a JK flip-flop in the Toggle mode, the required settings for the JK inputs should be:
  - (a) K = NOT J

(b) J = 0, K = 0

(c) J shorted to K

- (d) J = 1, K = 1
- 3. If the result of an addition of two signed numbers in the 8-bit two's complement numbering system is 1000 0000<sub>2</sub>, what is the decimal equivalent?
  - (a) Arithmetic overflow has occurred.
- (b)  $-128_{10}$

(c)  $+127_{10}$ 

- (d) Zero
- **4.** How should the unused input of a 4 input OR gate be treated if only 3 inputs are required?
  - (a) The unused input should be connected to logic High through a 1 k $\Omega$  resistor.
  - (b) The unused input should be connected to ground or logic Low.
  - (c) The unused input should be left floating, i.e. unconnected.
  - (d) The unused input pin should be cut-off.
- 5. How long does it take for a 1-bit data applied at the input of a 4-bit serial-in, serial-out shift register to appear at its data output if the Clock frequency applied is 1 kHz?
  - (a) approximately 4 Sec.
  - (b) approximately 4 mSec.
  - (c) approximately 4 μSec.
  - (d) approximately 4 times the propagation delay of 1 flip-flop.

- **6.** How many **Select inputs** are required for a Decoder with **1** enable input and **16** data outputs?
  - (a)  $1_{10}$
- (b)  $4_{10}$
- (c)  $6_{10}$
- (d) 64<sub>10</sub>
- 7. What is the maximum mod-number that can be attained for a **ripple** counter that uses 7 JK flip-flops?
  - (a)  $mod 7_{10}$
- (b)  $\mod 64_{10}$
- (c)  $\mod 128_{10}$
- (d)  $\mod 256_{10}$
- **8**. Binary data from several data sources are to be combined into a single stream before it is transmitted. Which one of the following devices would be used for this purpose?
  - (a) Multiplexer
- (b) Demultiplexer
- (c) Decoder
- (d) Encoder

**9.** Identify the circuit shown in Figure A9.



- (a) 4 bit mod 2<sup>N</sup> ripple counter
- (b) 4-bit parallel-in, parallel-out shift register
- (c) 4-bit Decade counter
- (d) 4-bit serial-in, parallel-out shift register
- 10. In an 8-bit two's complement signed numbering system, the addition of two negative numbers produces a resultant sign bit of 0. What does this indicate?
  - (a) The sum result is valid and positive.
  - (b) The sum result is a valid and negative.
  - (c) An arithmetic overflow has occurred.
  - (d) The result cannot be interpreted unless the actual magnitudes are known.

# **Section B** Short Questions (60 marks)

B1(a). Convert decimal  $283_{10}$  to Binary, and Hexadecimal.

(4 marks)

(b) Perform the following operation using the 2's complement signed numbering system. You are to assume that each number is to be represented by 8 bits, including the sign bit.

Add 
$$-53_{10}$$
 to  $+86_{10}$ 

(6 marks)

NB: All workings in question B1 must be shown or marks will not be awarded.

**B2**(a) The Full Adder (FA) circuit has three inputs: augend **A**, addend **B** and, carry-input **Cin**. The FA circuit adds the three input bits together to produce a **Sum** and a carry-output **Cout**. Complete the truth table of the FA circuit in your Answer Booklet using a table format as shown in Table B2.

(4 marks)

| A | В | Cin | Cout | Sum |  |
|---|---|-----|------|-----|--|
| 0 | 0 | 0   | ?    | ?   |  |
| : | : | :   | :    | :   |  |
| : | : | :   | :    | :   |  |
| 1 | 1 | 1   | ?    | ?   |  |

Table B2

(b) Based on your completed truth table, use the K-map or Boolean theorems to obtain the simplified Boolean expression for **Cout.** 

(4 marks)

(c) An **8-bit parallel adder** is to be constructed from the Full Adder (FA) circuit. **How** many of these **FA** units are required to construct this **8-bit parallel Adder**? You are **not required** to draw the circuit of this adder.

(2 marks)

/10/11 S2 Exam Page 4 of 8

**B3.** Each of the 5 statements comprising this question describes a particular type of **counter or shift register** circuit. You are required to state in your answer booklet, the type of counter or register circuit being described by each statement. Ensure that your answers are labelled exactly according to each of the statements i.e. [ (a), (b)....(e) ] or marks will not be awarded.

(10 marks)

- (a) The output states run in this binary sequence: 0000, 0001, 0010, 0011, 0100, 0101, 0110, 0111, 1000, 1001 and repeats from 0000.
- (b) This shift register circuit has several data inputs and one data output.
- (c) Each flip-flop in this counter divides its clock input frequency by 2.
- (d) This counter can count with increasing or decreasing count.
- (e) This counter divides its input frequency by its Mod number.
- **B4**(a) The 74138 is a **1-of-8** decoder device and has a symbol as shown in figure B4.1. Briefly explain what the description **1-of-8** decoder means. Give another **name** for the 1-of-8 decoder.

(3 marks)



Figure B4.1

(b) If output Q6 of the 74138 decoder is to be selected, what logic levels are required at both the **Enable** and **Select** inputs?

(3 marks)

(c) Show how the 74138 decoder can be connected as a 1-of-4 decoder. Indicate and label clearly all required connections and/or logic levels at the inputs. Outputs which are used should be labelled as D0 to D4. Unused outputs, if any, should be marked as N.C. which is the abbreviation for no connection.

(4 marks)

/10/11 S2 Exam Page 5 of 8

| <b>B5</b> | A 3-variable combinational | logic circuit has | a truth-table as | given in Table B5: |
|-----------|----------------------------|-------------------|------------------|--------------------|
|           |                            |                   |                  |                    |

| С | В | A | Z |
|---|---|---|---|
| 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 |

Table B5

(a) Given the logic symbol of the 74151, an **8-to-1 multiplexer** IC as shown in figure B5.1, show how you would configure the device to implement the expression for output Z. Your solution should be clearly labelled or marks will be deducted.

(7 marks)



Figure B5.1

(b) For the 74147 **decimal-to-BCD** priority encoder circuit shown in figure B5.2, what is the code (in binary) generated at the inverter outputs Z3 Z2 Z1 Z0?

(3 marks)



/10/11 S2 Exam Page 6 of 8

B6 Typical performance ratings and voltage parameters for five series of the TTL family of logic devices are given in the table B6. The values shown in the table are on a **per gate** basis.

|                              | 74  | 74S | 74LS | 74AS | 74ALS |
|------------------------------|-----|-----|------|------|-------|
| Performance ratings per gate |     |     |      |      |       |
| Propagation delay (ns)       | 10  | 3   | 9.5  | 1.7  | 4     |
| Power dissipation (mW)       | 10  | 20  | 2    | 8    | 1.2   |
| Speed-power product (pJ)     | 90  | 60  | 19   | 13.6 | 4.8   |
| Max. clock rate (MHz)        | 35  | 125 | 45   | 200  | 70    |
| Fan-out (same series)        | 10  | 20  | 20   | 40   | 20    |
| Voltage parameters in Volts  |     |     |      |      |       |
| VOH (min)                    | 2.4 | 2.7 | 2.7  | 2.5  | 2.5   |
| Vol (max)                    | 0.4 | 0.5 | 0.5  | 0.5  | 0.4   |
| VIH (min)                    | 2   | 2   | 2    | 2    | 2     |
| VIL (max)                    | 0.8 | 0.8 | 0.8  | 8.0  | 0.8   |

Table B6

(a) Which TTL series has the **lowest** guaranteed **output voltage** for logic **High**? (1 mark)

(b) Which TTL series has the **Highest clock frequency**?

(1 mark)

(c) Which TTL series has the **Highest power consumption**?

(1 mark)

(d) Which TTL series can have the **most number** of **TTL inputs** (of the same series) **connected** to its **single output**?

(2 marks)

(e) A simple digital circuit consisting of **8** NAND **gates** from **two** 74**LS**00 ICs is connected to a DC supply voltage of **5V**. What is the total power dissipation for this circuit? Calculate the average supply current **Icc** drawn from this **5V** DC power supply.

(5 marks)

/10/11 S2 Exam Page 7 of 8

## **Section C** Long Question (20 marks)

C1. A 10 kHz Clock signal is to be derived from an Astable multivibrator connected in cascade with a counter/divider circuit as illustrated in the block diagram of figure C1.1.



(a) If the Astable circuit is oscillating at **120 kHz**, determine the Modulus (i.e. mod number) of the required counter if its MSB output is to be **10 kHz**.

(3 marks)

(b) Using one 7493 IC, the symbol and internal circuit of which is given in figure C1.2, show how you would connect the IC to function as the counter identified in part (a). Draw your circuit in your answer booklet using only the **7493 symbol**. You must ensure that all the inputs and outputs of your circuit diagram are labelled clearly or marks will be deducted.



(c) If the counter outputs are connected to a decoding circuit such that whenever the counter output is decimal 8 (i.e.1000<sub>2</sub>) or decimal 9, a logic **High** is obtained at the output of the decoder, Y. Implement this decoder circuit using basic gates of AND, OR and NOT.

(Hint: Set up a truth table with Q3 Q2 Q1 Q0 as inputs and Y as output.)

(6 marks)

(d) Using one 74151 IC, an 8-to-1 multiplexer (symbol as shown in **figure 5.2** of question B5, implement the same decoder circuit of part (c) above. Ensure that you labelled your circuit clearly, or marks will be deducted.

(4 marks)

----- End of Paper -----

/10/11 S2 Exam Page 8 of 8